ADC3568中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書
廠商型號(hào) |
ADC3568 |
功能描述 | ADC364x Dual-Channel, 14-Bit 250MSPS and 500MSPS Analog-to-Digital Converter (ADC) |
文件大小 |
4.40924 Mbytes |
頁(yè)面數(shù)量 |
85 頁(yè) |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡(jiǎn)稱 |
TI【德州儀器】 |
中文名稱 | 美國(guó)德州儀器公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2024-12-28 10:36:00 |
ADC3568規(guī)格書詳情
1 Features
? 14-bit, dual channel 250 and 500MSPS ADC
? Noise spectral density: -158.5dBFS/Hz
? Thermal Noise: 74.5dBFS
? Single core (non-interleaved) ADC architecture
? Power consumption:
– 300mW/channel (500MSPS)
– 250mW/channel (250MSPS)
Aperture jitter: 75fs
? Buffered analog inputs
– Programmable 100Ω to 200Ω termination
? Input full scale: 2Vpp
? Full power input bandwidth (-3dB): 1.4GHz
? Spectral performance (fIN = 70MHz, -1dBFS):
– SNR: 73.8dBFS
– SFDR HD2,3: 84dBc
– SFDR worst spur: 90dBFS
? Digital down-converters (DDCs)
– Up to four independent DDCs
– Complex and real decimation
– Decimation: /2, /4 to /32768 decimation
– 48-bit NCO phase coherent frequency hopping
? DDR, Serial LVDS interface
– 14-bit Parallel DDR LVDS for DDC bypass
– 16-bit Serial LVDS for decimation
– 32-bit output option for high decimation
2 Applications
? Software defined radio
? Spectrum analyzer
? Radar
? Spectroscopy
? Power amplifier linearization
? Communications infrastructure
3 Description
The ADC3648 and ADC3649 (ADC364x) are a 14-
bit, 250MSPS and 500MSPS, dual channel analog to
digital converter (ADC). The devices are designed for
high signal-to-noise ratio (SNR) and deliver a noise
spectral density of -158.5dBFS/Hz (500MSPS).
The power efficient ADC architecture consumes
300mW/ch at 500MSPS and provides power scaling
with lower sampling rates (250mW/ch at 250MSPS).
The ADC364x includes an optional quad band
digital down-converter (DDC) supporting wide band
decimation by 2 to narrow band decimation by 32768.
The DDC uses a 48-bit NCO which supports phase
coherent and phase continuous frequency hopping.
The ADC364x is outfitted with a flexible LVDS
interface. In decimation bypass mode, the device
uses a 14-bit wide parallel DDR LVDS interface.
When using decimation, the output data is transmitted
using a serial LVDS interface reducing the number
of lanes needed as decimation increases. For high
decimation rates, the output resolution can be
increased to 32-bit.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI德州儀器 |
22+ |
24000 |
原裝正品現(xiàn)貨,實(shí)單可談,量大價(jià)優(yōu) |
詢價(jià) | |||
TI(德州儀器) |
23+ |
WQFN40 |
1652 |
原裝現(xiàn)貨,免費(fèi)供樣,技術(shù)支持,原廠對(duì)接 |
詢價(jià) | ||
TI/德州儀器 |
22+ |
WQFN-40 |
363000 |
鄭重承諾只做原裝進(jìn)口貨 |
詢價(jià) | ||
TI |
22+ |
40-WQFN |
5000 |
全新原裝,力挺實(shí)單 |
詢價(jià) | ||
TI/德州儀器 |
23+ |
WQFN-40 |
8355 |
只做原裝現(xiàn)貨/實(shí)單可談/支持含稅拆樣 |
詢價(jià) | ||
TI |
21+ |
原廠COC隨貨 |
500000 |
原裝正品 |
詢價(jià) | ||
TI/德州儀器 |
24+ |
40-WQFN |
58000 |
全新原廠原裝正品現(xiàn)貨,可提供技術(shù)支持、樣品免費(fèi)! |
詢價(jià) | ||
TI/德州儀器 |
23+ |
4000 |
原廠授權(quán)代理,海外優(yōu)勢(shì)訂貨渠道??商峁┐罅繋?kù)存,詳 |
詢價(jià) | |||
TI/德州儀器 |
23+ |
RFIDSUB-0 |
6500 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
TI/德州儀器 |
23+ |
40-WQFN |
4194 |
原裝正品代理渠道價(jià)格優(yōu)勢(shì) |
詢價(jià) |