ADC32RF5X中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
ADC32RF5X規(guī)格書詳情
1 Features
? 14-Bit, dual channel 2.6/3.0-GSPS ADC
? Noise spectral density:
– NSD = -156 dBFS/Hz (no AVG, 3 GSPS)
– NSD = -159 dBFS/Hz (2x AVG , 3 GSPS)
– NSD = -161 dBFS/Hz (4x AVG, 2.6 GSPS)
? Single core (non-interleaved) ADC architecture
? Aperture jitter: 50 fs
? Low close-in residual phase noise:
– -127 dBc/Hz at 10 kHz offset
? Spectral performance (fIN = 1 GHz, -1 dBFS):
– 2x internal averaging
– SNR: 64.7 dBFS
– SFDR HD2,3: 75 dBc
– SFDR worst spur: 90 dBFS
? Spectral performance (fIN = 1.8 GHz, -1 dBFS):
– 2x internal averaging
– SNR: 61.6 dBFS
– SFDR HD2,3: 70 dBc
– SFDR worst spur: 90 dBFS
? Input fullscale: 1.1/1.35 Vpp (2/3.5 dBm)
? Code error rate (CER): 10-15
? Full power input bandwidth (-3 dB): 2.3 GHz
? JESD204B serial data interface
– Maximum lane rate: 13 Gbps
– Supports subclass 1 deterministic latency
? Digital down-converters
– Up to four DDC per ADC channel
– Complex output: 4x to 128x decimation
– 48-bit NCO phase coherent frequency hopping
– Fast frequency hopping: < 1 us
? Power consumption: 2.2 W/channel (2x AVG)
? Power supplies: 1.8 V, 1.2 V
2 Applications
? Phased array radar
? Spectrum analyzer
? Software defined radio (SDR)
? Electronic warfare
? High-speed digitizer
? Cable infrastructure
? Communications infrastructure
3 Description
The ADC32RF5x is a single core 14-bit, 2.6
GSPS to 3 GSPS, dual channel analog to digital
converters (ADC) that supports RF sampling with
input frequencies up to 4 GHz. The design maximizes
signal-to-noise ratio (SNR) and delivers a noise
spectral density of -156 dBFS/Hz. Using additional
internal ADCs along with on-chip signal averaging, the
noise density improves to -161 dBFS/Hz.
Each ADC channel can be connected to a quad-band
digital down-converter (DDC) using a 48-bit NCO
which supports phase coherent frequency hopping.
Using the GPIO pins for NCO frequency control,
frequency hopping can be achieved in less than 1 μs.
The ADC32RF54 and ADC32RF55 supports the
JESD204B serial data interface with subclass 1
deterministic latency using data rates up to 13 Gbps.
The power efficient ADC architecture consumes 1.8
W/ch at 3 Gsps and provides power scaling with lower
sampling rates.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI |
2020+ |
VQFP-72 |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
TI |
20+ |
VQFN72 |
100 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
TI |
三年內(nèi) |
1983 |
只做原裝正品 |
詢價(jià) | |||
TI(德州儀器) |
21+ |
N/A |
1499 |
全新原裝虧本出 |
詢價(jià) | ||
TI |
21+ |
QFN |
9000 |
只做原裝假一罰十 15118075546 |
詢價(jià) | ||
TI(德州儀器) |
23+ |
NA |
20094 |
正納10年以上分銷經(jīng)驗(yàn)原裝進(jìn)口正品做服務(wù)做口碑有支持 |
詢價(jià) | ||
TI(德州儀器) |
23+ |
- |
13650 |
公司只做原裝正品,假一賠十 |
詢價(jià) | ||
TI |
21+ |
QFN |
480 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
TI |
24+ |
SMD |
768 |
數(shù)據(jù)轉(zhuǎn)換IC開發(fā)工具 |
詢價(jià) | ||
TI |
22+ |
VQFN72 |
2000 |
原廠原裝,價(jià)格優(yōu)勢!13246658303 |
詢價(jià) |