首頁>8V19N492-39NLGI>規(guī)格書詳情
8V19N492-39NLGI中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書

廠商型號(hào) |
8V19N492-39NLGI |
功能描述 | FemtoClock? NG Jitter Attenuator and Clock Synthesizer |
文件大小 |
2.28532 Mbytes |
頁面數(shù)量 |
73 頁 |
生產(chǎn)廠商 | Renesas Technology Corp |
企業(yè)簡稱 |
RENESAS【瑞薩】 |
中文名稱 | 瑞薩科技有限公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-2-21 18:30:00 |
人工找貨 | 8V19N492-39NLGI價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
8V19N492-39NLGI規(guī)格書詳情
Description
The 8V19N492-39 is a fully integrated FemtoClock NG jitter
attenuator and clock synthesizer. The device is designed as a
high-performance clock solution for conditioning and
frequency/phase management of wireless base station radio
equipment boards. The device is optimized to deliver excellent
phase noise performance as required in GSM, WCDMA, LTE, and
LTE-A radio board implementations. The 8V19N492-39 supports
JESD204B subclass 0 and 1 clocks.
A two-stage PLL architecture supports both jitter attenuation and
frequency multiplication. The first stage PLL is the jitter attenuator
and uses an external VCXO for best possible phase noise
characteristics. The second stage PLL locks on the VCXO-PLL
output signal and synthesizes the target frequency.
The 8V19N492-39 supports the clock generation of
high-frequency clocks from the selected VCO and low-frequency
synchronization signals (SYSREF). SYSREF signals are internally
synchronized to the clock signals. Delay functions exist for
achieving alignment and controlled phase delay between system
reference and clock signals and to align/delay individual output
signals. The two redundant inputs are monitored for activity. Four
selectable clock switching modes are provided to handle clock
input failure scenarios. Auto-lock, individually programmable
output frequency dividers and phase adjustment capabilities are
added for flexibility.
The device is configured through a 3/4-wire SPI interface and
reports lock and signal loss status in internal registers and via a
lock detect (LOCK) output. Internal status bit changes can also be
reported via the nINT output.
The 8V19N492-39 is ideal for driving converter circuits in wireless
infrastructure, radar/imaging, and instrumentation/medical
applications. The device is a member of the high-performance
clock family from Renesas.
Typical Applications
? Wireless infrastructure applications: GSM, WCDMA, LTE,
LTE-A
? Ideal clock driver for jitter-sensitive ADC and DAC circuits
? Low phase noise clock generation
? Ethernet line cards
? Radar and imaging
? Instrumentation and medical
Features
? High-performance clock RF-PLL with support for JESD204B
? Optimized for low phase noise: -150.5dBc/Hz (800kHz offset;
245.76MHz clock)
? Integrated phase noise of 46fs RMS typical (12kHz-20MHz).
? Dual-PLL architecture
? First PLL stage with external VCXO for clock jitter attenuation
? Second PLL with internal FemtoClock NG PLL: 3932.16MHz
? Six output channels with a total of 16 outputs, organized in:
— Four JESD204B channels (device clock and SYSREF
output) with two, four, and five outputs
— One clock channel with two outputs
— One VCXO output
? Configurable integer clock frequency dividers
? Supported clock output frequencies include: 3932.16, 1966.08,
983.04, 491.52, 245.76, 122.88, 61.44, and 30.72MHz
? Low-power LVPECL/LVDS outputs support configurable signal
amplitude, DC and AC coupling, and LVPECL, LVDS line
terminations techniques
? Phase delay circuits
— Clock phase delay with 256 steps of 254ps and a range of
0 to 62.02ns
— Individual SYSREF phase delay with 8 steps of 255ps
— Additional individual SYSREF fine phase delay with
25ps steps
— Global SYSREF signal delay with 256 steps of 509ps and a
range of 0 to 129.7ns
? Redundant input clock architecture with two inputs including:
— Input activity monitoring
— Manual and automatic, fault-triggered clock selection
modes
— Priority controlled clock selection
— Digital holdover and hitless switching
— Differential inputs accept LVDS and LVPECL signals
? SYSREF generation modes include internal and external
trigger mode for JESD204B
? Supply voltage: 3.3V
? SPI Interface, 3/4 wire configurable
? SPI and control I/O voltage: 1.8V/3.3V (configurable)
? Package: 10 × 10 mm 88-VFQFPN
? Temperature range: -40°C to +85°C
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
RENESAS(瑞薩)/IDT |
23+ |
VFQFPN88(10x10) |
6000 |
誠信服務(wù),絕對原裝原盤 |
詢價(jià) | ||
RENESAS(瑞薩)/IDT |
1942+ |
VFQFPN-88(10x10) |
2532 |
向鴻只做原裝,倉庫庫存優(yōu)勢數(shù)量請確認(rèn) |
詢價(jià) | ||
RENESAS(瑞薩)/IDT |
2021+ |
VFQFPN-88(10x10) |
499 |
詢價(jià) | |||
Renesas |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價(jià) | |||
IDT |
23+ |
NA/ |
3261 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開票 |
詢價(jià) | ||
Renesas Electronics America In |
24+ |
88-VFQFN 裸露焊盤 |
9350 |
獨(dú)立分銷商 公司只做原裝 誠心經(jīng)營 免費(fèi)試樣正品保證 |
詢價(jià) | ||
RENESAS(瑞薩電子) |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價(jià) | ||
RENESAS(瑞薩)/IDT |
2447 |
VFQFPN-88(10x10) |
315000 |
一級(jí)代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價(jià) | ||
Renesas(瑞薩) |
23+ |
標(biāo)準(zhǔn)封裝 |
12496 |
支持大陸交貨,美金交易。原裝現(xiàn)貨庫存。 |
詢價(jià) | ||
Renesas Electronics |
2021+ |
差分 |
385000 |
科研單位合格供應(yīng)商!常備大量現(xiàn)貨庫存 |
詢價(jià) |