首頁>82V3389BEQG>規(guī)格書詳情
82V3389BEQG集成電路(IC)的電信規(guī)格書PDF中文資料

廠商型號(hào) |
82V3389BEQG |
參數(shù)屬性 | 82V3389BEQG 封裝/外殼為100-LQFP 裸露焊盤;包裝為托盤;類別為集成電路(IC)的電信;產(chǎn)品描述:TQFP 14.00X14.00X1.40 MM, 0.50MM |
功能描述 | SYNCHRONOUS ETHERNET IDT WAN PLL? |
封裝外殼 | 100-LQFP 裸露焊盤 |
文件大小 |
2.3008 Mbytes |
頁面數(shù)量 |
157 頁 |
生產(chǎn)廠商 | Renesas Technology Corp |
企業(yè)簡(jiǎn)稱 |
RENESAS【瑞薩】 |
中文名稱 | 瑞薩科技有限公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-4-10 17:19:00 |
人工找貨 | 82V3389BEQG價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
82V3389BEQG規(guī)格書詳情
FEATURES
HIGHLIGHTS
? The first single PLL chip:
? Features 0.5 MHz to 560 Hz bandwidth
? Provides node clock for ITU-T G.8261/G.8262 Synchronous
Ethernet
? Exceeds GR-253-CORE (OC-12) and ITU-T G.813 (STM-16/
Option I) jitter generation requirements
? Provides node clocks for Cellular and WLL base-station (GSM
and 3G networks)
? Provides clocks for DSL access concentrators (DSLAM), especially
for Japan TCM-ISDN network timing based ADSL equipments
MAIN FEATURES
? Provides an integrated single-chip solution for Synchronous Equipment
Timing Source, including Stratum 3, SMC, 4E and 4 clocks
? Employs DPLL and APLL to feature excellent jitter performance
and minimize the number of the external components
? Integrates T0 DPLL and T4 DPLL; T4 DPLL locks independently or
locks to T0 DPLL
? Supports Forced or Automatic operating mode switch controlled by
an internal state machine; it supports Free-Run, Locked and Holdover
modes
? Supports programmable DPLL bandwidth (0.5 MHz to 560 Hz in 19
steps) and damping factor (1.2 to 20 in 5 steps)
? Supports 1.1X10-5 ppm absolute holdover accuracy and 4.4X10-8
ppm instantaneous holdover accuracy
? Supports PBO to minimize phase transients on T0 DPLL output to
be no more than 0.61 ns
? Supports phase absorption when phase changes on T0 selected
input clock are greater than a programmable limit over an interval
of less than 0.1 seconds
? Supports programmable input-to-output phase offset adjustment
? Limits the phase and frequency offset of the outputs
? Supports manual and automatic selected input clock switch
? Supports automatic hitless selected input clock switch on clock failure
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
82V3389BEQG
- 制造商:
Renesas Electronics America Inc
- 類別:
集成電路(IC) > 電信
- 包裝:
托盤
- 功能:
以太網(wǎng)
- 接口:
JTAG,WAN
- 電壓 - 供電:
3.135V ~ 3.465V
- 電流 - 供電:
305mA
- 工作溫度:
-40°C ~ 85°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
100-LQFP 裸露焊盤
- 供應(yīng)商器件封裝:
100-TQFP(14x14)
- 描述:
TQFP 14.00X14.00X1.40 MM, 0.50MM
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
RENESAS(瑞薩)/IDT |
24+ |
TQFP100(14x14) |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
IDT |
25+ |
QFP |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
RENESAS(瑞薩)/IDT |
2021+ |
TQFP-100(14x14) |
499 |
詢價(jià) | |||
Renesas Electronics America In |
24+ |
100-LQFP 裸露焊盤 |
25000 |
in stock接口IC-原裝正品 |
詢價(jià) | ||
IDT |
TQFP100PIN |
56520 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨 |
詢價(jià) | |||
IDT |
2021+ |
8002 |
十年專營(yíng)原裝現(xiàn)貨,假一賠十 |
詢價(jià) | |||
Renesas |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價(jià) | |||
IDT(Renesas收購) |
24+ |
NA/ |
8735 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價(jià) | ||
IDT |
24+ |
TQFP |
5000 |
全新原裝正品,現(xiàn)貨銷售 |
詢價(jià) | ||
IDT |
24+ |
SMD |
85450 |
一級(jí)專營(yíng)品牌全新原裝熱賣 |
詢價(jià) |