首頁>74HCT173N>規(guī)格書詳情

74HCT173N集成電路(IC)的觸發(fā)器規(guī)格書PDF中文資料

74HCT173N
廠商型號(hào)

74HCT173N

參數(shù)屬性

74HCT173N 封裝/外殼為16-DIP(0.300",7.62mm);包裝為卷帶(TR);類別為集成電路(IC)的觸發(fā)器;產(chǎn)品描述:IC FF D-TYPE SNGL 4BIT 16DIP

功能描述

Quad D-type flip-flop; positive-edge trigger; 3-state

封裝外殼

16-DIP(0.300",7.62mm)

文件大小

69.04 Kbytes

頁面數(shù)量

10

生產(chǎn)廠商 NXP Semiconductors
企業(yè)簡(jiǎn)稱

Philips飛利浦

中文名稱

荷蘭皇家飛利浦官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-3-9 8:58:00

人工找貨

74HCT173N價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

74HCT173N規(guī)格書詳情

GENERAL DESCRIPTION

The 74HC/HCT173 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT173 are 4-bit parallel load registers with clock enable control, 3-state buffered outputs (Q0 to Q3) and master reset (MR).

When the two data enable inputs (E1 and E2) are LOW, the data on the Dn inputs is loaded into the register synchronously with the LOW-to-HIGH clock (CP) transition. When one or both En inputs are HIGH one set-up time prior to the LOW-to-HIGH clock transition, the register will retain the previous data. Data inputs and clock enable inputs are fully edge-triggered and must be stable only one set-up time prior to the LOW-to-HIGH clock transition.

The master reset input (MR) is an active HIGH asynchronous input. When MR is HIGH, all four flip-flops are reset (cleared) independently of any other input condition.

The 3-state output buffers are controlled by a 2-input NOR gate. When both output enable inputs (OE1 and OE2) are LOW, the data in the register is presented to the Qn outputs. When one or both OEn inputs are HIGH, the outputs are forced to a high impedance OFF-state. The 3-state output buffers are completely independent of the register operation; the OEn transition does not affect the clock and reset operations.

FEATURES

? Gated input enable for hold (do nothing) mode

? Gated output enable control

? Edge-triggered D-type register

? Asynchronous master reset

? Output capability: bus driver

? ICC category: MSI

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    74HCT173N,652

  • 制造商:

    NXP USA Inc.

  • 類別:

    集成電路(IC) > 觸發(fā)器

  • 系列:

    74HCT

  • 包裝:

    卷帶(TR)

  • 功能:

    主復(fù)位

  • 類型:

    D 型

  • 輸出類型:

    三態(tài),非反相

  • 不同 V、最大 CL 時(shí)最大傳播延遲:

    40ns @ 4.5V,50pF

  • 觸發(fā)器類型:

    正邊沿

  • 電流 - 輸出高、低:

    6mA,6mA

  • 電壓 - 供電:

    4.5V ~ 5.5V

  • 工作溫度:

    -40°C ~ 125°C(TA)

  • 安裝類型:

    通孔

  • 供應(yīng)商器件封裝:

    16-DIP

  • 封裝/外殼:

    16-DIP(0.300",7.62mm)

  • 描述:

    IC FF D-TYPE SNGL 4BIT 16DIP

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
PHI
24+
SOP-14/3.9mm
25843
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢(shì)庫(kù)存!
詢價(jià)
PHI
24+
SOP-14/3.9mm
6540
原裝現(xiàn)貨/歡迎來電咨詢
詢價(jià)
ph
24+
N/A
6980
原裝現(xiàn)貨,可開13%稅票
詢價(jià)
Nexperia
2022+
原廠原包裝
8600
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷
詢價(jià)
ph
24+
500000
行業(yè)低價(jià),代理渠道
詢價(jià)
NXP/恩智浦
24+
NA
990000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
NXP/恩智浦
23+
NA/
5000
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價(jià)
PHI
22+23+
DIP-16
8340
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨
詢價(jià)
NXP
22+
16DIP
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
NXP
23+
SOP
3200
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售
詢價(jià)