74HC191D集成電路(IC)的計(jì)數(shù)器除法器規(guī)格書PDF中文資料
廠商型號(hào) |
74HC191D |
參數(shù)屬性 | 74HC191D 封裝/外殼為16-SOIC(0.154",3.90mm 寬);包裝為管件;類別為集成電路(IC)的計(jì)數(shù)器除法器;產(chǎn)品描述:IC 4BIT BINAR UP/DN COUNT 16SOIC |
功能描述 | Presettable synchronous 4-bit binary up/down counter |
封裝外殼 | 16-SOIC(0.154",3.90mm 寬) |
文件大小 |
296.75 Kbytes |
頁面數(shù)量 |
18 頁 |
生產(chǎn)廠商 | Nexperia B.V. All rights reserved |
企業(yè)簡(jiǎn)稱 |
NEXPERIA【安世】 |
中文名稱 | 安世半導(dǎo)體(中國)有限公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-22 23:00:00 |
74HC191D規(guī)格書詳情
1. General description
The 74HC191 is an asynchronously presettable 4-bit binary up/down counter. It contains four
master/slave flip-flops with internal gating and steering logic to provide asynchronous preset and
synchronous count-up and count-down operation. Asynchronous parallel load capability permits
the counter to be preset to any desired value. Information present on the parallel data inputs (D0
to D3) is loaded into the counter and appears on the outputs when the parallel load (PL) input is
LOW. This operation overrides the counting function. Counting is inhibited by a HIGH level on the
count enable (CE) input. When CE is LOW internal state changes are initiated synchronously by
the LOW-to-HIGH transition of the clock input. The up/down (U/D) input signal determines the
direction of counting as indicated in the function table. The CE input may go LOW when the clock is
in either state, however, the LOW-to-HIGH CE transition must occur only when the clock is HIGH.
Also, the U/D input should be changed only when either CE or CP is HIGH. Overflow/underflow
indications are provided by two types of outputs, the terminal count (TC) and ripple clock (RC).
The TC output is normally LOW and goes HIGH when a circuit reaches zero in the count-down
mode or reaches '15' in the count-up-mode. The TC output will remain HIGH until a state change
occurs, either by counting or presetting, or until U/D is changed. Do not use the TC output as a
clock signal because it is subject to decoding spikes. The TC signal is used internally to enable
the RC output. When TC is HIGH and CE is LOW, the RC output follows the clock pulse (CP). This
feature simplifies the design of multistage counters as shown in Fig. 5 and Fig. 6. In Fig. 5, each
RC output is used as the clock input to the next higher stage. It is only necessary to inhibit the
first stage to prevent counting in all stages, since a HIGH on CE inhibits the RC output pulse. The
timing skew between state changes in the first and last stages is represented by the cumulative
delay of the clock as it ripples through the preceding stages. This can be a disadvantage of this
configuration in some applications. Fig. 6 shows a method of causing state changes to occur
simultaneously in all stages. The RC outputs propagate the carry/borrow signals in ripple fashion
and all clock inputs are driven in parallel. In this configuration the duration of the clock LOW state
must be long enough to allow the negative-going edge of the carry/borrow signal to ripple through
to the last stage before the clock goes HIGH. Since the RC output of any package goes HIGH
shortly after its CP input goes HIGH there is no such restriction on the HIGH-state duration of the
clock. In Fig. 7, the configuration shown avoids ripple delays and their associated restrictions.
Combining the TC signals from all the preceding stages forms the CE input for a given stage. An
enable must be included in each carry gate in order to inhibit counting. The TC output of a given
stage it not affected by its own CE signal therefore the simple inhibit scheme of Fig. 5 and Fig. 6
does not apply. Inputs include clamp diodes. This enables the use of current limiting resistors to
interface inputs to voltages in excess of VCC.
2. Features and benefits
? Wide supply voltage range from 2.0 to 6.0 V
? CMOS low power dissipation
? High noise immunity
? Latch-up performance exceeds 100 mA per JESD 78 Class II Level B
? CMOS input levels
? Synchronous reversible counting
? Asynchronous parallel load
? Count enable control for synchronous expansion
? Single up/down control input
? Complies with JEDEC standards:
? JESD8C (2.7 V to 3.6 V)
? JESD7A (2.0 V to 6.0 V)
? ESD protection:
? HBM JESD22-A114F exceeds 2000 V
? MM JESD22-A115-A exceeds 200 V
? Specified from -40 °C to +85 °C and -40 °C to +125 °C
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
74HC191D,653
- 制造商:
Nexperia USA Inc.
- 類別:
集成電路(IC) > 計(jì)數(shù)器,除法器
- 系列:
74HC
- 包裝:
管件
- 邏輯類型:
二進(jìn)制計(jì)數(shù)器
- 方向:
上,下
- 定時(shí):
同步
- 觸發(fā)器類型:
正邊沿
- 工作溫度:
-40°C ~ 125°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
16-SOIC(0.154",3.90mm 寬)
- 供應(yīng)商器件封裝:
16-SO
- 描述:
IC 4BIT BINAR UP/DN COUNT 16SOIC
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
PHILIPS/飛利浦 |
23+ |
NA/ |
199 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
NXP |
2016+ |
SOP16 |
3000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價(jià) | ||
PHIL |
23+ |
NA |
20000 |
全新原裝假一賠十 |
詢價(jià) | ||
PHSSEMICONDUCTOR |
2020+ |
NA |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
TI |
24+ |
SMD |
65300 |
一級(jí)代理/放心購買! |
詢價(jià) | ||
NXP/恩智浦 |
23+ |
TSSOP14 |
30000 |
原裝正品公司現(xiàn)貨,假一賠十! |
詢價(jià) | ||
PHI |
2016+ |
SOP16 |
6528 |
只做進(jìn)口原裝現(xiàn)貨!假一賠十! |
詢價(jià) | ||
PHILIPS |
23+ |
SO-16 |
12300 |
詢價(jià) | |||
Nexperia |
24+ |
SOIC-16 |
5000 |
全新原裝正品,現(xiàn)貨銷售 |
詢價(jià) | ||
PHILIPS |
23+ |
SMD-SO16 |
9856 |
原裝正品,假一罰百! |
詢價(jià) |