首頁>74ALVCH16823>規(guī)格書詳情

74ALVCH16823集成電路(IC)的觸發(fā)器規(guī)格書PDF中文資料

74ALVCH16823
廠商型號

74ALVCH16823

參數(shù)屬性

74ALVCH16823 封裝/外殼為56-TFSOP(0.240",6.10mm 寬);包裝為管件;類別為集成電路(IC)的觸發(fā)器;產(chǎn)品描述:IC FF D-TYPE DUAL 9BIT 56TSSOP

功能描述

18-bit bus-interface D-type flip-flop with reset and enable; 3-state

文件大小

218.45 Kbytes

頁面數(shù)量

18

生產(chǎn)廠商 Nexperia B.V. All rights reserved
企業(yè)簡稱

NEXPERIA安世

中文名稱

安世半導(dǎo)體(中國)有限公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-6 22:58:00

74ALVCH16823規(guī)格書詳情

1 General description

The 74ALVCH16823 is a 18-bit edge-triggered flip-flop featuring separate D-type inputs

for each flip-flop and 3-state outputs for bus oriented applications. Incorporates bushold

data inputs which eliminate the need for external pull-up resistors to hold unused inputs.

The 74ALVCH16823 consists of two sections of nine edge-triggered flip-flops. A clock

(nCP) input, an output-enable (nOE) input, a master reset (nMR) input and a clockenable

(nCE) input are provided for each total 9-bit section.

With the clock-enable (nCE) input LOW, the D-type flip-flops will store the state of

their individual nDn-inputs that meet the set-up and hold time requirements on the

LOW-to-HIGH nCP transition. Taking nCE HIGH disables the clock buffer, thus latching

the outputs. Taking the master reset (nMR) input LOW causes all the nQn outputs to go

LOW independently of the clock.

When nOE is LOW, the contents of the flip-flops are available at the outputs. When the

nOE is HIGH, the outputs go to the high impedance OFF-state. Operation of the nOE

input does not affect the state of flip-flops.

Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic

level.

2 Features and benefits

? Wide supply voltage range from 1.2 V to 3.6 V

? CMOS low-power consumption

? Direct interface with TTL levels

? Current drive ± 24 mA at 3.0 V

? MULTIBYTE flow-through standard pin-out architecture

? Low inductance multiple VCC and GND pins for minimum noise and ground bounce

? Output drive capability 50 Ω transmission lines at 85°C

? All data inputs have bushold

? Complies with JEDEC standard no. 8-1A

? Complies with JEDEC standards:

– JESD8-5 (2.3 V to 2.7 V)

– JESD8B/JESD36 (2.7 V to 3.6 V)

? ESD protection:

– HBM ANSI/ESDA/JEDEC JS-001 exceeds 2000 V

– CDM JESD22-C101E exceeds 1000 V

產(chǎn)品屬性

  • 產(chǎn)品編號:

    74ALVCH16823DGG

  • 制造商:

    Nexperia USA Inc.

  • 類別:

    集成電路(IC) > 觸發(fā)器

  • 系列:

    74ALVCH

  • 包裝:

    管件

  • 功能:

    主復(fù)位

  • 類型:

    D 型

  • 輸出類型:

    三態(tài)

  • 不同 V、最大 CL 時最大傳播延遲:

    3.7ns @ 3.3V,50pF

  • 觸發(fā)器類型:

    正邊沿

  • 電流 - 輸出高、低:

    24mA,24mA

  • 電壓 - 供電:

    2.3V ~ 2.7V,3V ~ 3.6V

  • 工作溫度:

    -40°C ~ 85°C(TA)

  • 安裝類型:

    表面貼裝型

  • 供應(yīng)商器件封裝:

    56-TSSOP

  • 封裝/外殼:

    56-TFSOP(0.240",6.10mm 寬)

  • 描述:

    IC FF D-TYPE DUAL 9BIT 56TSSOP

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
NXP
2016+
SSOP56
3000
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價
NXP
2020+
TSSOP
80000
只做自己庫存,全新原裝進口正品假一賠百,可開13%增
詢價
NXP/恩智浦
23+
TSSOP-20
30000
原裝正品公司現(xiàn)貨,假一賠十!
詢價
PHILIPS/飛利浦
23+
NA/
152
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價
RENESAS(瑞薩)/IDT
23+
6000
誠信服務(wù),絕對原裝原盤
詢價
TI
2023+
SSOP
8700
原裝現(xiàn)貨
詢價
PHILIPS
SSOP56
608900
原包原標(biāo)簽100%進口原裝常備現(xiàn)貨!
詢價
NXP/恩智浦
22+
TSSOP
50000
只做原裝正品,假一罰十,歡迎咨詢
詢價
NXP
23+
TSSOP56
4500
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售
詢價
NXP
21+
TSSOP
485
原裝現(xiàn)貨假一賠十
詢價