首頁>74ALVCH16652>規(guī)格書詳情
74ALVCH16652集成電路(IC)的緩沖器驅動器接收器收發(fā)器規(guī)格書PDF中文資料
廠商型號 |
74ALVCH16652 |
參數屬性 | 74ALVCH16652 封裝/外殼為56-TFSOP(0.240",6.10mm 寬);包裝為卷帶(TR);類別為集成電路(IC)的緩沖器驅動器接收器收發(fā)器;產品描述:IC TXRX NON-INVERT 3.6V 56TSSOP |
功能描述 | 16-bit transceiver/register with dual enable; 3-state |
文件大小 |
260.39 Kbytes |
頁面數量 |
18 頁 |
生產廠商 | Nexperia B.V. All rights reserved |
企業(yè)簡稱 |
NEXPERIA【安世】 |
中文名稱 | 安世半導體(中國)有限公司官網 |
原廠標識 | |
數據手冊 | |
更新時間 | 2025-1-6 21:02:00 |
相關芯片規(guī)格書
更多74ALVCH16652規(guī)格書詳情
1. General description
The 74ALVCH16652 consists of 16 non-inverting bus transceiver circuits with 3-state outputs, Dtype
flip-flops and control circuitry arranged for multiplexed transmission of data directly from the
data bus or from the internal storage registers.
Data on the ‘A’ or ‘B’, or both buses, will be stored in the internal registers, at the appropriate clock
inputs (nCPAB or nCPBA) regardless of the select inputs (nSAB and nSBA) or output enable
(nOEAB and nOEBA) control inputs.
Depending on the select inputs nSAB and nSBA data can directly go from input to output (real-time
mode) or data can be controlled by the clock (storage mode), when OE inputs permit this operating
mode.
The output enable inputs nOEAB and nOEBA determine the operation mode of the transceiver.
When nOEAB is LOW, no data transmission from nBn to nAn is possible and when nOEBA is
HIGH, no data transmission from nBn to nAn is possible.
When nSAB and nSBA are in the real-time transfer mode, it is also possible to store data without
using the internal D-type flip-flops by simultaneously enabling nOEAB and nOEBA. In this
configuration each output reinforces its input.
Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
2. Features and benefits
? Wide supply voltage range of 1.2 V to 3.6 V
? CMOS low power consumption
? Direct interface with TTL levels
? Current drive ±24 mA at VCC = 3.0 V.
? MULTIBYTE flow-through standard pin-out architecture
? Low inductance multiple VCC and GND pins for minimum noise and ground bounce
? All data inputs have bushold
? Output drive capability 50 Ω transmission lines at 85 °C
? Complies with JEDEC standards:
? JESD8-5 (2.3 V to 2.7 V)
? JESD8B/JESD36 (2.7 V to 3.6 V)
? ESD protection:
? HBM ANSI/ESDA/JEDEC JS-001 exceeds 2000 V
? CDM JESD22-C101E exceeds 1000 V
產品屬性
- 產品編號:
74ALVCH16652DGG
- 制造商:
NXP USA Inc.
- 類別:
集成電路(IC) > 緩沖器,驅動器,接收器,收發(fā)器
- 系列:
74ALVCH
- 包裝:
卷帶(TR)
- 邏輯類型:
收發(fā)器,非反相
- 每個元件位數:
8
- 輸出類型:
三態(tài)
- 電流 - 輸出高、低:
24mA,24mA
- 電壓 - 供電:
2.3V ~ 2.7V,3V ~ 3.6V
- 工作溫度:
-40°C ~ 85°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
56-TFSOP(0.240",6.10mm 寬)
- 供應商器件封裝:
56-TSSOP
- 描述:
IC TXRX NON-INVERT 3.6V 56TSSOP
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
NXP/恩智浦 |
23+ |
SO-20 |
30000 |
原裝正品公司現貨,假一賠十! |
詢價 | ||
NXP/恩智浦 |
22+ |
TSSOP-14 |
12000 |
只有原裝,原裝,假一罰十 |
詢價 | ||
Nexperia(安世) |
22+ |
TSSOP-56 |
9852 |
只做原裝正品現貨,或訂貨假一賠十! |
詢價 | ||
ph |
23+ |
NA |
1051 |
專做原裝正品,假一罰百! |
詢價 | ||
Nexperia(安世) |
2021+ |
TSSOP-56 |
499 |
詢價 | |||
PHI |
TSSOP56 |
68500 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 | |||
ph |
24+ |
N/A |
6980 |
原裝現貨,可開13%稅票 |
詢價 | ||
Nexperia(安世) |
23+ |
TSSOP566.1mm |
7350 |
現貨供應,當天可交貨!免費送樣,原廠技術支持!!! |
詢價 | ||
PHI |
01+ |
TSSOP/56 |
2000 |
原裝現貨海量庫存歡迎咨詢 |
詢價 | ||
PHILIPS/飛利浦 |
22+ |
TSSOP |
8000 |
原裝正品支持實單 |
詢價 |