74ALS109A中文資料飛利浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書
74ALS109A規(guī)格書詳情
DESCRIPTION
The 74ALS109A is a dual positive edge-triggered JK-type flip-flop featuring individual J, K, clock, set, and reset inputs; also true and complementary outputs. Set (SD) and reset (RD) are asynchronous active-Low inputs and operate independently of the clock (CP) input.
The J and K are edge-triggered inputs which control the state changes of the flip-flops as described in the function table. Clock triggering occurs at a voltage level and is not directly related to the transition time of the positive-going pulse. The J and K inputs must be stable just one setup time prior to the Low-to-High transition of the clock for predictable operation. The JK design allows operation as a D flip-flop by tying J and K inputs together. Although the clock input is level sensitive, the positive transition of the clock pulse between the 0.8V and 2.0V levels should be equal to or less than the clock to output delay time for reliable operation.
產(chǎn)品屬性
- 型號:
74ALS109A
- 制造商:
PHILIPS
- 制造商全稱:
NXP Semiconductors
- 功能描述:
Dual J-K positive edge-triggered flip-flop with set and reset
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
fsc |
24+ |
N/A |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 | ||
SIG |
21+ |
DIP14 |
1638 |
只做原裝正品,不止網(wǎng)上數(shù)量,歡迎電話微信查詢! |
詢價 | ||
ti |
24+ |
500000 |
行業(yè)低價,代理渠道 |
詢價 | |||
SIG |
22+ |
DIP14 |
37240 |
只做原裝正品現(xiàn)貨 |
詢價 | ||
SIG |
2236+ |
DIP14 |
11396 |
一級代理/分銷渠道價格優(yōu)勢 十年芯程一路只做原裝正品 |
詢價 | ||
FSC |
21+ |
SOP14 |
4510 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
MITSUBISHI |
23+ |
SOP |
20000 |
全新原裝假一賠十 |
詢價 | ||
FAIRCHILD/仙童 |
23+ |
NA/ |
4510 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
SIGN |
23+ |
NA |
9856 |
原裝正品,假一罰百! |
詢價 | ||
FSC |
2016+ |
SOP14 |
6528 |
只做進(jìn)口原裝現(xiàn)貨!假一賠十! |
詢價 |