首頁(yè)>74173>規(guī)格書(shū)詳情

74173中文資料飛利浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

74173
廠商型號(hào)

74173

功能描述

Quad D-type flip-flop; positive-edge trigger; 3-state

文件大小

69.04 Kbytes

頁(yè)面數(shù)量

10 頁(yè)

生產(chǎn)廠商 NXP Semiconductors
企業(yè)簡(jiǎn)稱(chēng)

Philips飛利浦

中文名稱(chēng)

荷蘭皇家飛利浦官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-8 22:50:00

74173規(guī)格書(shū)詳情

GENERAL DESCRIPTION

The 74HC/HCT173 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT173 are 4-bit parallel load registers with clock enable control, 3-state buffered outputs (Q0 to Q3) and master reset (MR).

When the two data enable inputs (E1 and E2) are LOW, the data on the Dn inputs is loaded into the register synchronously with the LOW-to-HIGH clock (CP) transition. When one or both En inputs are HIGH one set-up time prior to the LOW-to-HIGH clock transition, the register will retain the previous data. Data inputs and clock enable inputs are fully edge-triggered and must be stable only one set-up time prior to the LOW-to-HIGH clock transition.

The master reset input (MR) is an active HIGH asynchronous input. When MR is HIGH, all four flip-flops are reset (cleared) independently of any other input condition.

The 3-state output buffers are controlled by a 2-input NOR gate. When both output enable inputs (OE1 and OE2) are LOW, the data in the register is presented to the Qn outputs. When one or both OEn inputs are HIGH, the outputs are forced to a high impedance OFF-state. The 3-state output buffers are completely independent of the register operation; the OEn transition does not affect the clock and reset operations.

FEATURES

? Gated input enable for hold (do nothing) mode

? Gated output enable control

? Edge-triggered D-type register

? Asynchronous master reset

? Output capability: bus driver

? ICC category: MSI

產(chǎn)品屬性

  • 型號(hào):

    74173

  • 制造商:

    HITACHI

  • 制造商全稱(chēng):

    Hitachi Semiconductor

  • 功能描述:

    4-bit D-type Register(with 3-state Outputs)

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
NXP
23+
DIP
80000
全新原裝假一賠十
詢(xún)價(jià)
NS
2020+
DIP
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增
詢(xún)價(jià)
NS
23+
NA/
255
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票
詢(xún)價(jià)
TI(德州儀器)
23+
6000
誠(chéng)信服務(wù),絕對(duì)原裝原盤(pán)
詢(xún)價(jià)
TI
17+
DIP-16
9888
全新進(jìn)口原裝,現(xiàn)貨庫(kù)存
詢(xún)價(jià)
FSC/ON
23+
原包裝原封 □□
1871
原裝進(jìn)口特價(jià)供應(yīng) QQ 1304306553 更多詳細(xì)咨詢(xún) 庫(kù)存
詢(xún)價(jià)
原廠
2020+
618
百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可
詢(xún)價(jià)
MAXIM
2016+
TQFP48
3526
假一罰十進(jìn)口原裝現(xiàn)貨原盤(pán)原標(biāo)!
詢(xún)價(jià)
NS
21+
DIP
255
原裝現(xiàn)貨假一賠十
詢(xún)價(jià)
NS
2221+
DIP
9540
一級(jí)代理/分銷(xiāo)渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品
詢(xún)價(jià)