首頁(yè)>PM7328>規(guī)格書詳情

PM7328中文資料PMC數(shù)據(jù)手冊(cè)PDF規(guī)格書

PM7328
廠商型號(hào)

PM7328

功能描述

ATM LAYER SOLUTION

文件大小

4.0779 Mbytes

頁(yè)面數(shù)量

2 頁(yè)

生產(chǎn)廠商 PMC-Sierra, Inc
企業(yè)簡(jiǎn)稱

PMC

中文名稱

PMC-Sierra, Inc官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-27 19:26:00

人工找貨

PM7328價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

PM7328規(guī)格書詳情

DESCRIPTION

The S/UNI-ATLAS-1K800 is a bi-directional ATM Layer device that implements the ATM layer functions including header translation, policing, fault management, performance monitoring, per-connection and per-PHY counting. The S/UNIATLAS-1K800 is intended to be situated between a switch core and a physical layer device. The S/UNI-ATLAS-1K800 supports a sustained throughput of 1.42x106 cells/s in both the ingress (from the PHY into the switch core) and the egress (from the switch core to the PHY device) directions. The S/UNI-ATLAS-1K800 uses external synchronous flow-through SRAM to store the perconnection data structures. The device is capable of supporting up to 1024 connections.

FEATURES

? Monolithic single chip device which handles bi-directional ATM Layer functions including VPI/VCI address translation, cell appending (ingress only), cell rate policing (ingress only), per-connection counting and I.610 compliant OAM requirements for 1024 VCs (virtual connections).

? Instantaneous bi-directional transfer rate of 800 Mbit/s supports a bidirectional cell transfer rate of 1.42x106 cells/s (one STS-12c or four STS-3c).

? The Ingress input interface supports an 8 or 16 bit SCI-PHY interface using direct addressing for up to 4 PHY devices (compatible with Utopia Level 1 cell-level handshaking) and Multi-PHY addressing for up to 32 PHY devices (Utopia Level 2 compatible).

? The Ingress output interface supports an 8 or 16 bit SCI-PHY (52 – 64 byte extended ATM cell with prepend/postpend) interface (compatible with Utopia Level 1 cell-level handshaking) to a switch fabric.

? The Egress input interface supports an 8 or 16 bit extended cell format SCIPHY interface using direct addressing for up to 4 PHY devices (compatible with Utopia Level 1 cell-level handshaking) and Multi-PHY addressing for up to 32 PHY devices (Utopia Level 2 compatible).

? The Egress output interface supports an 8 or 16 bit extended cell format SCIPHY interface using direct addressing for up to 4 PHY devices (compatible with Utopia Level 1 cell-level handshaking) and Multi-PHY addressing for up to 32 PHY devices (Utopia Level 2 compatible).

? Compatible with a wide range of switching fabrics and traffic management architectures including per-VC or per-PHY queuing.

? Highly flexible OAM-type cell and connection identification which can use arbitrary PHYID/VPI/VCI values and/or cell appended bytes for connection identification (N.B. this is an ingress function only). A direct lookup function is provided in the egress direction. The direct lookup can use an arbitrary header or prepend/postpend location.

? Ingress functionality includes a highly flexible search engine that covers the entire PHYID/VPI/VCI address range, programmable dual leaky bucket UPC/NPC, per-connection CLP0 and CLP1 cell counts (programmable), OAM-PM termination, generation and monitoring, and OAM-FM termination, generation and alarm generation (monitoring).

? Egress functionality includes programmable direct lookup function, OAM-PM termination, generation and monitoring, per-connection CLP0 and CLP1 cell counts (programmable) and OAM-FM termination, generation and alarm generation (monitoring). An egress per-PHY output buffering scheme resolves the head-of-line blocking issue.

? UPC/NPC function is a programmable dual leaky bucket policing device with a programmable action (tag, discard, or count only) for each bucket. A total of 3 programmable 16 bit non-compliant cell counts are provided. The noncompliant cell counts may be programmed to count, for example, dropped CLP0 cells, dropped CLP1 cells, and tagged CLP0 cells. The UPC/NPC function also has a continuously violating mode, where a programmable action is taken on all cells regardless of their compliance. AAL5 partial packet discard is also provided so that the remainder of an AAL5 packet can be tagged or discarded if a single cell in the packet is tagged or discarded as a result of violating policing.

? In addition to the per-connection dual leaky bucket, a single leaky bucket UPC/NPC function is provided on a per-PHY basis. A programmable action (tag, discard or count only) may be configured for each PHY policing device. Three programmable non-compliant cell counts are provided for each PHY. The non-compliant cell counts may be programmed to count, for example, dropped CLP0 cells, dropped CLP1 cells and tagged CLP0 cells. The perPHY policing parameters and non-compliant cell counts are maintained in an on-chip RAM that can be programmed and read via the 16-bit general purpose microprocessor interface.

? Guaranteed Frame Rate frame-based policing selectable on a per-connection basis.

APPLICATIONS

? Mini DSL Access Multiplexers (Mini-DSLAMs).

? Multiservice Access Multiplexers.

? 3rd generation wireless base stations and base station controllers.

? Subscriber Access terminal devices.

? APON Subscriber Access CLE.

? LMDS Subscriber Access CLE.

? Integrated Access Devices.

產(chǎn)品屬性

  • 型號(hào):

    PM7328

  • 制造商:

    PMC

  • 制造商全稱:

    PMC

  • 功能描述:

    ATM LAYER SOLUTION

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
PMC
23+
鋼BGA
7000
絕對(duì)全新原裝!現(xiàn)貨!特價(jià)!請(qǐng)放心訂購(gòu)!
詢價(jià)
MICROCHIP/PMC
24+
BGA
4568
全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅!!
詢價(jià)
PMC
BGA
3350
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨
詢價(jià)
PMC
23+
BGA
1002
全新原裝現(xiàn)貨
詢價(jià)
PMC
2021+
5435
十年專營(yíng)原裝現(xiàn)貨,假一賠十
詢價(jià)
PMC
2310+
BGA
3266
優(yōu)勢(shì)代理渠道,原裝現(xiàn)貨,可全系列訂貨
詢價(jià)
PMC
23+
原廠原封□□□
20000
原廠授權(quán)代理分銷現(xiàn)貨只做原裝正邁科技樣品支持現(xiàn)貨
詢價(jià)
ARTESYN
23+
DIP
650
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價(jià)
PMC
19+
BGA
25
進(jìn)口原裝現(xiàn)貨
詢價(jià)
PMC
23+
BGA416
6000
原裝正品,支持實(shí)單
詢價(jià)